DocumentCode :
1479180
Title :
Multidimensional interleaving for synchronous circuit design optimization
Author :
Passos, Nelson Luiz ; Sha, Edwin Hsing-Mean ; Chao, Liang-Fang
Author_Institution :
Dept. of Comput. Sci., Midwestern State Univ., Wichita Falls, TX, USA
Volume :
16
Issue :
2
fYear :
1997
fDate :
2/1/1997 12:00:00 AM
Firstpage :
146
Lastpage :
159
Abstract :
This paper presents a novel optimization technique for the design of application specific integrated circuits dedicated to perform iterative or recursive time-critical sections of multidimensional problems, such as image processing applications. These sections are modeled as cyclic multidimensional data flow graphs (MDFGs). This new optimization technique, called multidimensional interleaving, consists of a multidimensional expansion and compression of the iteration space, followed by a multidimensional retiming, while considering memory requirements. It guarantees that all functional elements of a circuit can be executed simultaneously, and no additional memory queues proportional to the problem size are required. The algorithm runs optimally in O(|E|) time, where E is the set of edges of the MDFG representing the circuit. Our experiments show that the additional memory requirement is significantly less than the results obtained in other methods
Keywords :
application specific integrated circuits; circuit CAD; circuit optimisation; data flow graphs; digital integrated circuits; integrated circuit design; iterative methods; logic CAD; timing; ASIC design; application specific integrated circuits; cyclic multidimensional DFG; data flow graphs; image processing applications; iterative time-critical sections; memory requirement reduction; multidimensional interleaving; multidimensional retiming; recursive time-critical sections; synchronous circuit design optimization; Application software; Application specific integrated circuits; Chaos; Circuit synthesis; Design optimization; Flow graphs; Interleaved codes; Multidimensional systems; Parallel processing; Time factors;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.573829
Filename :
573829
Link To Document :
بازگشت