DocumentCode :
1480785
Title :
A 2 Tb/s 6 ,\\times, 4 Mesh Network for a Single-Chip Cloud Computer With DVFS in 45 nm CMOS
Author :
Salihundam, P. ; Jain, S. ; Jacob, T. ; Kumar, S. ; Erraguntla, V. ; Hoskote, Y. ; Vangal, S. ; Ruhl, G. ; Borkar, N.
Author_Institution :
Intel Technol. India Pvt Ltd., Bangalore, India
Volume :
46
Issue :
4
fYear :
2011
fDate :
4/1/2011 12:00:00 AM
Firstpage :
757
Lastpage :
766
Abstract :
A packet-switched 6 × 4 2-D mesh network providing 2 Tb/s of bisectional bandwidth with a per-hop latency of 4-cycles, forms the high performance communication fabric for a Single-Chip Cloud Computer (SCC) with 48 Pentium™ class IA-32 cores. The fabric operates on an independent power supply and frequency domain. The router micro-architecture achieves over 90% network utilization by effective use of a single-cycle Wrapped Wave-Front Allocator (WWFA) and virtual channel (VC) flow control. A router transit latency of 2 ns is achieved through early buffer write, route pre-computation and a single-cycle WWFA implementation. This 640 K transistor, 1.32 mm2 router operates at 2 GHz at 1.1 V while dissipating 550 mW. The 24-node mesh network with 1.28 Tb/s router and 16B, 5.4 mm wide links consumes only 5% of the chip area, 1.2% of the transistors and 10% of total chip power at 1.1 V in a 45 nm nine-metal CMOS process. The router energy efficiency scales from 1.3 Tb/s/W to 7.2 Tb/s/W over a dynamic voltage range from 0.7 V to 1.25 V.
Keywords :
CMOS digital integrated circuits; microprocessor chips; network routing; network topology; network-on-chip; power aware computing; DVFS; Pentium class IA-32 cores; SCC; VC; WWFA; bisectional bandwidth; communication fabric; crossbar router; dynamic frequency scaling; dynamic voltage scaling; frequency 2 GHz; frequency domain; independent power supply; network utilization; network-on-chip; nine-metal CMOS process; packet-switched mesh network; power 550 mW; router microarchitecture; router transit latency; single-chip cloud computer; single-cycle wrapped wave-front allocator; temperature 640 K; virtual channel flow control; voltage 0.7 V to 1.25 V; voltage 1.1 V; Clocks; Mesh networks; Routing; Routing protocols; Switches; Voltage control; 2D mesh; CMOS digital integrated circuits; arbitration; crossbar router and network-on-chip (NoC); dynamic voltage and frequency scaling (DVFS); energy efficiency; interconnection;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2011.2108121
Filename :
5739010
Link To Document :
بازگشت