DocumentCode :
1480938
Title :
New Memory Architecture for Rolling Shutter Wide Dynamic Range CMOS Imagers
Author :
Sandhu, Tejinder Singh ; Pecht, Orly Yadid
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Calgary, Calgary, AB, Canada
Volume :
12
Issue :
4
fYear :
2012
fDate :
4/1/2012 12:00:00 AM
Firstpage :
767
Lastpage :
772
Abstract :
In this work, the concept of reusing a memory location to significantly reduce the overall memory size for storing wide dynamic range (WDR) information in rolling shutter active pixel sensors (APSs) is discussed. At the high light level, WDR is achieved via multiple-resets and real time feedback, allowing a pixel to independently set its integration period as per its ambient light level. Traditionally these WDR bits are stored in a dedicated memory location for every pixel. We propose a new memory architecture which, in principal, is similar to time division multiplexing, such that it achieves memory size reduction by sharing a single memory location among a number of pixels as a function of time. The proposed architecture is ideally suited for rolling shutter APS, where each row is processed sequentially in time. Compared to a commonly used memory design, the proposed architecture becomes increasingly efficient as the pixel count increases, resulting in momentous savings in memory chip area and leakage power consumption. For a pixel array of 128 * 128, only 14.2% of the commonly used memory bits are required, when using 7 WDR bits per pixel. This requirement reduces to 8.3% of the commonly used memory bits for a pixel array size of 4096 * 4096, rendering the purposed architecture particularly efficient for larger arrays. The savings in leakage power will track the corresponding savings in memory size and area especially for newer technologies. The purposed concept has been verified in design and simulation for a 128 * 128 pixel array, fabricated in 180 nm technology.
Keywords :
CMOS image sensors; information storage; optical elements; optical sensors; optical storage; sensor arrays; WDR information to storage; dedicated single memory location; memory architecture; memory size reduction; power consumption; rolling shutter APS; rolling shutter active pixel sensor; rolling shutter wide dynamic range CMOS imager array; size 180 nm; time division multiplexing; wide dynamic range information storage; Arrays; Decoding; Dynamic range; Memory architecture; Memory management; Pixel; Leakage power reduction; memory size reduction; new memory architecture; wide dynamic range (WDR) CMOS active pixel sensors (APSs);
fLanguage :
English
Journal_Title :
Sensors Journal, IEEE
Publisher :
ieee
ISSN :
1530-437X
Type :
jour
DOI :
10.1109/JSEN.2011.2132702
Filename :
5739096
Link To Document :
بازگشت