DocumentCode :
1481104
Title :
Quantization Noise Suppression in Fractional- N PLLs Utilizing Glitch-Free Phase Switching Multi-Modulus Frequency Divider
Author :
Jin, Jing ; Liu, Xiaoming ; Mo, Tingting ; Zhou, Jianjun
Author_Institution :
Center for Analog/RF Integrated Circuits (CARFIC), Shanghai Jiao Tong Univ., Shanghai, China
Volume :
59
Issue :
5
fYear :
2012
fDate :
5/1/2012 12:00:00 AM
Firstpage :
926
Lastpage :
937
Abstract :
A novel programmable frequency divider for quantization noise (QN) suppression in fractional-N phase-locked loops (PLLs) is presented in this paper. The proposed phase switching multi-modulus frequency divider (PS-MMFD) utilizes a novel glitch-free phase switching (PS) divide-by-0.5/1/1.5/2 cell to reduce the frequency division step to 0.5 and its QN induced by ΔΣ modulation is thus suppressed by additional 6 dB. Compared with other frequency dividers used for QN suppression, the proposed glitch-free PS-MMFD is more robust, can operate at higher input frequency and consumes less power. Detailed analysis and implementation of the proposed glitch-free PS-MMFD is demonstrated, followed by experimental results from a fully integrated ΔΣ fractional-N PLL utilizing the proposed QN suppression technique. Implemented in a 0.18 μm CMOS process, the proposed glitch-free PS-MMFD occupies an area of 0.38 mm × 0.25 mm and consumes 5 mA from a 1.8-V supply at an input frequency of 2 GHz. Measurement results also demonstrate the additional 6-dB QN suppression by the proposed technique.
Keywords :
circuit noise; frequency dividers; phase locked loops; programmable circuits; sigma-delta modulation; ΔΣ modulation; QN suppression technique; current 5 mA; fractional-N phase-locked loops; frequency 2 GHz; glitch-free phase switching multimodulus frequency divider; integrated ΔΣ fractional-N PLL; programmable frequency divider; quantization noise suppression; size 0.18 mum; voltage 1.8 V; Computer architecture; Frequency conversion; Microprocessors; Phase locked loops; Phase noise; Switches; Glitch-free; phase switching (PS); phase switching multi-modulus frequency divider (PS-MMFD); phase-locked loops (PLLs); quantization noise (QN) suppression;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2012.2189042
Filename :
6176273
Link To Document :
بازگشت