DocumentCode :
148122
Title :
Hardware realizable lattice-reduction-aided detectors for large-scale MIMO systems
Author :
Qi Zhou ; Xiaoli Ma
Author_Institution :
Ratrix Technol., Atlanta, GA, USA
fYear :
2014
fDate :
1-5 Sept. 2014
Firstpage :
91
Lastpage :
95
Abstract :
Because of their lower complexity and better error performance over K-best detectors, lattice-reduction (LR)-aided K-best detectors have recently proposed for large-scale multiinput multi-output (MIMO) detection. Among existing LR-aided K-best detectors, complex LR-aided K-best detector is more attractive compared to its real counterpart due to its potential lower latency and resources. However, one main difficulty in hardware implementation of complex LR-aided K-best is to efficiently find top K children of each layer in complex domain. In this paper, we propose and implement an LR-aided K-best algorithm that efficiently finds top K children in each layer when K is relatively small. Our implementation results on Xilinx VC707 FPGA board show that, with the aid of LR, the proposed LR-aided K-best implementation can support 3 Gbps transmissions for 16×16 MIMO systems with 1024-QAM with about 2.7 dB loss to the maximum likelihood detector at bit-error rate 10-4.
Keywords :
MIMO communication; error statistics; maximum likelihood detection; MIMO detection; bit error rate; hardware realizable lattice reduction aided detectors; large scale MIMO systems; maximum likelihood detector; Detectors; Field programmable gate arrays; Hardware; Lattices; MIMO; Signal processing algorithms; Throughput; K-best algorithm; Lattice reduction; field-programmable gate array; large-scale MIMO; very-large-scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Conference (EUSIPCO), 2014 Proceedings of the 22nd European
Conference_Location :
Lisbon
Type :
conf
Filename :
6951997
Link To Document :
بازگشت