DocumentCode :
1482462
Title :
Efficient Wafer-Level Edge-Tracing Technique for 3-D Interconnection of Stacked Die
Author :
Kim, Sun-Rak ; Lee, Phillip ; Lee, Jae-Hak ; Song, Jun-Yeob ; Yoo, Choong D. ; Lee, Seung S.
Author_Institution :
Dept. of Mech. Eng., Korea Adv. Inst. of Sci. & Technol., Daejeon, South Korea
Volume :
2
Issue :
6
fYear :
2012
fDate :
6/1/2012 12:00:00 AM
Firstpage :
1048
Lastpage :
1054
Abstract :
An efficient edge-tracing technique at the wafer-level is proposed and implemented in this paper. The proposed method can be applied to the fabrication of a stacked chip. Experiments were conducted by stacking four test chips each 100-μm-thick, and the configuration of the pad is based on a memory chip from an electronics company. The chips for stacking were fabricated by half-dicing the wafer and curing the adhesives in a trench. When the four chips were built up and metallized, the stacked chip was 430-μm high, which is comparable to that of a through-silicon via. The daisy chain resistance of the interconnection was measured to be 5 Ω, and further improvement is possible with modification. The interconnection quality of the stacked chip was examined through 3-D images obtained via computed tomography and X-ray imageries. The images proved the successful creation of the interconnections. The mechanical integrity of the stacked package meets the 85°C/85% relative humidity test, and the thermal stress analysis is implemented to investigate the reliability issues at the edge of the chip, and it is concluded that there are no critical reliability problems.
Keywords :
X-ray imaging; computerised tomography; curing; integrated circuit interconnections; integrated circuit reliability; thermal stresses; three-dimensional integrated circuits; wafer level packaging; 3D imaging; X-ray imaging; computed tomography; critical reliability problem; daisy chain resistance; electronics company; half-dicing fabrication; memory chip; relative humidity testing; resistance 5 ohm; size 100 mum; size 430 mum; stacked chip fabrication; stacked die 3D interconnection; stacked package mechanical integrity; thermal stress analysis; through-silicon via; trench adhesive curing; wafer-level edge-tracing technique; Dielectrics; Electrodes; Fabrication; Integrated circuit interconnections; Metals; Silicon; Stacking; Dielectric layer; edge-tracing technique; stacked chip; wafer-level;
fLanguage :
English
Journal_Title :
Components, Packaging and Manufacturing Technology, IEEE Transactions on
Publisher :
ieee
ISSN :
2156-3950
Type :
jour
DOI :
10.1109/TCPMT.2012.2189210
Filename :
6177655
Link To Document :
بازگشت