DocumentCode :
1483519
Title :
Optimization of SIMOX for VLSI by electrical characterization
Author :
Ioannou, Dimitris E. ; Cristoloveanu, Sorin ; Potamianos, Constantinos N. ; Zhong, Xiaodong ; McLarty, Peter K. ; Hughes, Harold L.
Author_Institution :
Dept. of Electr. & Comput. Eng., George Mason Univ., Fairfax, VA, USA
Volume :
38
Issue :
3
fYear :
1991
fDate :
3/1/1991 12:00:00 AM
Firstpage :
463
Lastpage :
468
Abstract :
A comprehensive electrical characterization study which was conducted to optimize the fabrication of SIMOX substrates for VLSI is discussed. The oxygen implantation was carried out using medium-current and high-current implanters. The wafers were annealed at 1275°C and 1300°C to produce high-quality, precipitate-free material. The effect of dose, the effect of multiple implantation (by sequentially implanting and annealing), and the effect of the anneal ambient gas and the capping layer during annealing were studied. MOSFETs of various geometries with a gate oxide of ~20 nm were fabricated by a CMOS process incorporating the addition of a thin epitaxial Si layer. A general evaluation of each transistor was conducted by studying its static characteristics. The interface states, bulk traps, and carrier generation phenomena were studied. Good-quality interfaces were obtained. Better implantation control reduced contamination and suppressed deep traps below the detection limit. Multiple implantation resulted in superior material quality. as evidenced by very long generation lifetime values (> 100 μs)
Keywords :
VLSI; integrated circuit technology; ion implantation; semiconductor-insulator boundaries; 1275 degC; 1300 degC; CMOS process; MOSFETs; SIMOX; Si:O; VLSI; anneal ambient gas; annealing; bulk traps; capping layer; carrier generation; deep traps; electrical characterization; high-current implanters; interface states; long generation lifetime values; medium-current implanters; multiple implantation; sequentially implanting; Annealing; CMOS process; Conducting materials; Contamination; Fabrication; Geometry; Interface states; MOSFETs; Substrates; Very large scale integration;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/16.75154
Filename :
75154
Link To Document :
بازگشت