DocumentCode :
1484132
Title :
A cutting algorithm for optimizing the wafer exposure pattern
Author :
Chien, Chen-Fu ; Hsu, Shao-Chung ; Deng, Jing-Feng
Author_Institution :
Dept. of Ind. Eng., Nat. Tsing Hua Univ., Hsinchu, Taiwan
Volume :
14
Issue :
2
fYear :
2001
fDate :
5/1/2001 12:00:00 AM
Firstpage :
157
Lastpage :
162
Abstract :
Semiconductor manufacturing industry competes by increasing yield and lowering die costs, thereby taking advantage of significant capital investments. Many studies focus on defect reduction to improve yield rate. However, the problem of optimizing wafer exposure patterns has received little attention. In this paper, given the specific patterning constraints, we develop a two-dimensional (2-D) cutting algorithm to maximize the gross die yields of the eight-inch wafer and larger circular wafers. The empirical results that we implemented in a wafer fabrication factory in Taiwan validate the practical viability of this approach. Similar approaches can readily be applied to other wafer patterning
Keywords :
cutting; integrated circuit yield; investment; optimisation; 2D cutting algorithm; capital investments; cutting algorithm; defect reduction; die costs; gross die yields; patterning constraints; wafer exposure patterns; wafer fabrication factory; yield rate; Costs; Councils; Fabrication; Industrial engineering; Investments; Manufacturing industries; Optimization methods; Production facilities; Research and development management; Two dimensional displays;
fLanguage :
English
Journal_Title :
Semiconductor Manufacturing, IEEE Transactions on
Publisher :
ieee
ISSN :
0894-6507
Type :
jour
DOI :
10.1109/66.920727
Filename :
920727
Link To Document :
بازگشت