DocumentCode :
1486453
Title :
Power minimisation during field programmable gate array placement
Author :
Vorwerk, K. ; Kennings, Andrew ; Pevzner, V. ; Kundu, A. ; Raman, Madhusudan ; Dunoyer, J. ; Hsu, Yu-Chen
Author_Institution :
Actel Corp., Mountain View, CA, USA
Volume :
4
Issue :
3
fYear :
2010
fDate :
5/1/2010 12:00:00 AM
Firstpage :
170
Lastpage :
183
Abstract :
This study discusses the implementation of two sets of techniques for minimising power within the context of a commercial field programmable gate array (FPGA) placement flow. The first aspect discussed in this work is a power-aware objective function for placement. In particular, a capacitance model for global nets is described which allows the net power in a design to be dramatically reduced. The second aspect describes augmentations to a physical re-synthesis flow, which help to reduce area and power by optimising the number of combinational and sequential cells. The results are quantified across a suite of 119 industrial benchmarks targeting the Actel?? IGLOO??FPGA architecture. Power measurements show that the techniques described in this study reduce dynamic power by 13% on average, with a 6.7% average improvement in timing performance across the suite.
Keywords :
field programmable gate arrays; minimisation; power aware computing; Actel; FPGA architecture; IGLOO; capacitance model; combinational cells; field programmable gate array placement; industrial benchmarks targeting; physical re-synthesis flow; power minimisation; power-aware objective function; sequential cells;
fLanguage :
English
Journal_Title :
Computers & Digital Techniques, IET
Publisher :
iet
ISSN :
1751-8601
Type :
jour
DOI :
10.1049/iet-cdt.2009.0008
Filename :
5461836
Link To Document :
بازگشت