DocumentCode :
1486833
Title :
System Level Receiver Design for Minimum Sensitivity to Process Variations
Author :
Sakian, P. ; Mahmoudi, R. ; van Roermund, Arthur H. M.
Author_Institution :
Eindhoven Univ. of Technol., Eindhoven, Netherlands
Volume :
58
Issue :
10
fYear :
2011
Firstpage :
2296
Lastpage :
2307
Abstract :
A system-level design methodology is proposed to reduce the sensitivity of an integrated zero-IF receiver, including the analog-to-digital converter, to performance variations of its components due to process spreading. Describing each stage of the receiver by three parameters of voltage gain, noise, and nonlinearity, whose variations represent all lower-level sources of variability, the sensitivity of the overall performance to the variations of these parameters is calculated. Three design approaches are proposed, analyzed, and compared for reducing these sensitivities. Statistical and corner simulations are performed to confirm the validity of the proposed guidelines showing significant improvement in the yield of the designs.
Keywords :
analogue-digital conversion; integrated circuit noise; receivers; statistical analysis; analog-digital converter; corner simulation; integrated zero-IF receiver; noise; nonlinearity; process spreading; process variation sensitivity; statistical simulation; system level receiver design; voltage gain; Bit error rate; Impedance; Mixers; Noise; Nonlinear distortion; Receivers; Sensitivity; Process variation; RF receiver; sensitivity; system design; yield;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2011.2123790
Filename :
5741747
Link To Document :
بازگشت