DocumentCode :
1487158
Title :
Optimizing gate interconnections in four-phase dynamic logic m.o.s. l.s.i. technology
Author :
Patel, D.C.
Volume :
52
Issue :
5
fYear :
1982
fDate :
5/1/1982 12:00:00 AM
Firstpage :
224
Lastpage :
226
Abstract :
Dynamic logic circuit technology has been used widely to implement large-scale integrated (l.s.i.) circuits using metal-oxide-silicon field effect transistors (m.o.s.f.e.t). One of the factors which determines the overall dimensions of a custom-designed random logic l.s.i. circuit is the number of interconnection tracks as they occupy a large part of the chip between functional modules. This paper describes a multiplexing technique, which allows a reduction in the number of interconnection tracks between modules in l.s.i. circuits implemented using the four-phase dynamic logic technology of the major¿minor configuration. It is shown that the operating speed or performance of the circuit is not affected by this technique.
Keywords :
field effect integrated circuits; integrated logic circuits; logic design; multiplexing; FETs; field effect ICs; four-phase dynamic logic MOS LSI; gate interconnections; multiplexing;
fLanguage :
English
Journal_Title :
Radio and Electronic Engineer
Publisher :
iet
ISSN :
0033-7722
Type :
jour
DOI :
10.1049/ree.1982.0033
Filename :
5269895
Link To Document :
بازگشت