Title :
Area-efficient architecture for Fast Fourier transform
Author :
Hidalgo, Jose Antonio ; López, Juan ; Argüello, Francisco ; Zapata, Emilio L.
Author_Institution :
Dept. of Electron., Malaga Univ., Spain
fDate :
2/1/1999 12:00:00 AM
Abstract :
We present an area-efficient parallel architecture that implements the constant-geometry, in-place Fast Fourier transform. It consists of a specific purpose processor array interconnected by means of a perfect unshuffle network. For a radix r transform of N=rn data of size D and a column of P=rp processors, each processor has only one local memory of N/rP words of size rD, with only one read port and one write port that, nevertheless, make it possible to read the r inputs of a butterfly and write r intermediate results in each memory cycle. The address generating circuit that permits the in-place implementation is simple and the same for all the local memories. The data how has been designed to efficiently exploit the pipelining of the processing section with no cycle loss. This architecture reduces the area by almost 50% of other designs with a similar performance
Keywords :
fast Fourier transforms; parallel architectures; area efficiency; butterfly; constant-geometry in-place FFT algorithm; fast Fourier transform; local memory; parallel architecture; pipelining; processor array; radix transform; unshuffle network; Algorithm design and analysis; Circuits; Communication system control; Computer architecture; Costs; Fast Fourier transforms; Multiprocessor interconnection networks; Parallel architectures; Read-write memory; Signal processing algorithms;
Journal_Title :
Circuits and Systems II: Analog and Digital Signal Processing, IEEE Transactions on