DocumentCode :
1488104
Title :
Prediction of Electromigration Induced Voids and Time to Failure for Solder Joint of a Wafer Level Chip Scale Package
Author :
Liu, Yong ; Zhang, Yuanxing ; Liang, Lihua
Author_Institution :
Fairchild Semicond. Corp., South Portland, ME, USA
Volume :
33
Issue :
3
fYear :
2010
Firstpage :
544
Lastpage :
552
Abstract :
This paper proposes a new prediction method for electromigration (EM) induced void generation of solder bumps in a wafer level chip scale package. The methodology is developed based on discretized weighted residual method in a user-defined finite element analysis framework to solve the local ME governing equation with the variable of atomic concentration. The local solution of atomic concentration is incorporated in the multiphysics environment for electrical, thermal and stress in both sub-model and global model. The new method takes the advantage of solving the variable of atomic density, it avoids directly solving the divergences of the atomic flux, which includes the atomic density gradient items and is very hard and challenging to get the solution by traditional method. Comparison of the atomic density distributions with and without considering the atomic density gradient for representive nodes is investigated. The simulation results for voids and time to failure (TTF) are discussed and correlated with previous test results. Finally, the analysis of the impact of under ball metallurgy and solder bump geometry on the void generation and TTF is presented.
Keywords :
electromigration; finite element analysis; metallurgy; solders; wafer level packaging; atomic concentration; atomic density gradient items; atomic flux; ball metallurgy; discretized weighted residual method; electromigration induced void generation prediction; finite element analysis framework; multiphysics environment; solder bump geometry; solder joint; wafer level chip scale package; Chip scale packaging; Electromigration; Equations; Finite element methods; Prediction methods; Residual stresses; Soldering; Testing; Thermal stresses; Wafer scale integration; Electromigration; WLCSP; finite element analysis (FEA); solder joint reliability; void prediction;
fLanguage :
English
Journal_Title :
Components and Packaging Technologies, IEEE Transactions on
Publisher :
ieee
ISSN :
1521-3331
Type :
jour
DOI :
10.1109/TCAPT.2010.2042717
Filename :
5462959
Link To Document :
بازگشت