DocumentCode :
1488414
Title :
TaN and \\hbox {Al}_{2}\\hbox {O}_{3} Sidewall Gate-Etch Damage Influence on Program, Erase, and Retention of Sub-50-nm TANOS nand Flash Memory Cells
Author :
Beug, M. Florian ; Melde, Thomas ; Paul, Jan ; Knoefler, Roman
Author_Institution :
Phys.-Tech. Bundesanstalt (PTB), Braunschweig, Germany
Volume :
58
Issue :
6
fYear :
2011
fDate :
6/1/2011 12:00:00 AM
Firstpage :
1728
Lastpage :
1734
Abstract :
The sidewall gate-etch damage influence on the electrical behavior of 48-nm TaN/AI2O3/SiN/SiO2/Si (TANOS) NAND charge-trapping memory cells is investigated in detail. This etch damage occurs at the sidewall of the high work-function TaN metal gate and high-k AI2O3 blocking-oxide layers and adversely affects the electrical performance and the mechanical stability of small-ground-rule TANOS cells. Both issues could be solved for 48-nm TANOS cells by the introduction of a new integration scheme, which includes a removable encapsulation liner. This SiN liner protects the TaN sidewall from the etch damage during the aggressive AI2O3 high-k etch process. The optimum of the 48-nm electrical cell performance was found for a 4-nm encapsulation liner thickness. In contrast to 48-nm TANOS cells, the encapsulation liner thickness does not affect the electrical performance of large 5-μm-long-and-wide memory cells. The memory cell performance dependence on the TANOS liner thickness and memory cell size is explained by a damaged AI2O3 region approximately 3-4 nm thick at the block oxide side wall. As a result, the reported etch damage exhibits a new scaling issue for TANOS memory cells around the 20-nm technology node when the total encapsulation liner thickness approaches half of the memory cell length.
Keywords :
NAND circuits; aluminium compounds; encapsulation; etching; flash memories; silicon compounds; tantalum compounds; TANOS NAND charge-trapping memory cells; TANOS NAND flash memory cells; TANOS memory cells; TaN-Al2O3-SiN-SiO2-Si; electrical behavior; electrical cell performance; electrical performance; encapsulation liner thickness; high work-function metal gate; high-k blocking-oxide layers; high-k etch process; mechanical stability; memory cell length; memory cell performance dependence; memory cell size; program, erase, and retention; removable encapsulation liner; sidewall gate-etch damage influence; size 4 nm; size 48 nm; size 5 mum; size 50 nm; small-ground-rule TANOS cells; Aluminum oxide; Bleaching; Encapsulation; High K dielectric materials; Logic gates; Programming; Silicon compounds; $hbox{TaN}/hbox{Al}_{2}hbox{O}_{3}/hbox{SiN}/ hbox{SiO}_{2}/hbox{Si}$ (TANOS); Charge-trap memory devices; nand Flash; nonvolatile memory; oxide traps; removable encapsulation liner; trap-assisted leakage;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2011.2121070
Filename :
5742687
Link To Document :
بازگشت