DocumentCode :
148848
Title :
A novel 3D IC assembly process for ultra-thin chip stacking
Author :
Yu-Min Lin ; Chau-Jie Zhan ; Zhi-Cheng Hsiao ; Huan-Chun Fu ; Ren-Shin Cheng ; Yu-Wei Huang ; Shin-Yi Huang ; Su-Mei Chen ; Chia-Wen Fan ; Chun-Hsien Chien ; Cheng-Ta Ko ; Yu-Huan Guo ; Chang-Chun Lee ; Tsutsumi, Yukako ; Junsoo Woo ; Suzuki, Yuya ; Sato,
Author_Institution :
Electron. & Optoelectron. Res. Labs., Ind. Technol. Res. Inst., Hsinchu, Taiwan
fYear :
2014
fDate :
23-25 April 2014
Firstpage :
470
Lastpage :
474
Abstract :
A novel assembly process was developed for ultra-thin chip stacking technology where wafer-level-packaging (WLP) was adopted and combined with chip-on-wafer (CoW) technology. By such assembly process, thin chip handling would be unnecessary in this process. After assembly process, chip thickness within the chip stack could be thinned down to a thickness of 30μm or less than 30μm. Sheet-type molding compound (SMC) was used to achieve the assembly of ultra-thin chip stacking module. The feasibility of this novel assembly was demonstrated and some process issues were also discussed in this investigation.
Keywords :
assembling; moulding; three-dimensional integrated circuits; wafer level packaging; 3D IC assembly process; CoW technology; SMC; WLP; chip thickness; chip-on-wafer technology; sheet-type molding compound; three-dimensional integrated circuit technology; ultra-thin chip stacking technology; wafer-level-packaging; Assembly; Bonding; Semiconductor device measurement; Silicon; Strain; Through-silicon vias; chip-on-wafer (CoW); chip-stacking; sheet molding compound (SMC); wafer-level-packaging (WLP);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Packaging (ICEP), 2014 International Conference on
Conference_Location :
Toyama
Print_ISBN :
978-4-904090-10-7
Type :
conf
DOI :
10.1109/ICEP.2014.6826723
Filename :
6826723
Link To Document :
بازگشت