DocumentCode :
1488992
Title :
A low-jitter PLL clock generator for microprocessors with lock range of 340-612 MHz
Author :
Boerstler, David W.
Author_Institution :
Res. Lab., IBM Corp., Austin, TX, USA
Volume :
34
Issue :
4
fYear :
1999
fDate :
4/1/1999 12:00:00 AM
Firstpage :
513
Lastpage :
519
Abstract :
A fully integrated, phase-locked loop (PLL) clock generator/phase aligner for the POWER3 microprocessor has been designed using a 2.5-V, 0.40-μm digital CMOS6S process. The PLL design supports multiple integer and noninteger frequency multiplication factors for both the processor clock and an L2 cache clock. The fully differential delay-interpolating voltage-controlled oscillator (VCO) is tunable over a frequency range determined by programmable frequency limit settings, enhancing yield and application flexibility. PLL lock range for the maximum VCO frequency range settings is 340-612 MHz. The charge-pump current is programmable for additional control of the PLL loop dynamics. A differential on-chip loop filter with common-mode correction improves noise rejection. Cycle-cycle jitter measurements with the microprocessor actively executing instructions were 10.0 ps rms, 80 ps peak to peak (P-P) measured from the clock tree. Cycle-cycle jitter measured for the processor in a reset state with the clock tree active was 8.4 ps rms, 62 ps P-P. PLL area is 1040×640 μm2. Power dissipation is <100 mW
Keywords :
CMOS digital integrated circuits; clocks; digital phase locked loops; microprocessor chips; timing jitter; voltage-controlled oscillators; 0.40 micron; 100 mW; 2.5 V; 340 to 612 MHz; L2 cache; PLL clock generator; POWER3 microprocessor; common-mode correction; cycle-cycle jitter; differential on-chip loop filter; digital CMOS6S process; frequency multiplication factor; lock range; noise rejection; phase aligner; phase-locked loop; programmable charge pump current; voltage controlled oscillator; Charge pumps; Clocks; Delay; Frequency conversion; Jitter; Microprocessors; Phase locked loops; Power generation; Process design; Voltage-controlled oscillators;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.753684
Filename :
753684
Link To Document :
بازگشت