Title :
Characteristics of
Interface Properties for CMOS Fabricated on Hybrid Orientation Substrate Using Amorphization/Templated Recrystallization (ATR) Method
Author :
Huang, Po Chin ; Wu, San Lein ; Chang, Shoou Jinn ; Huang, Yao Tsung ; Chen, Jone F. ; Lin, Chien Ting ; Ma, Mike ; Cheng, Osbert
Author_Institution :
Dept. of Electr. Eng., Nat. Cheng Kung Univ., Tainan, Taiwan
fDate :
6/1/2011 12:00:00 AM
Abstract :
In this paper, for the hybrid orientation technology (HOT), we propose a modified amorphization/templated recrystallization (ATR) process to improve the material quality. The characterization of Si/SiO2 interface properties for complementary metal-oxide-semiconductor (CMOS) devices fabricated on HOT wafers is demonstrated through charge pumping (CP) and low-frequency (1/f) noise measurements simultaneously. For n-type metal-oxide-semiconductor field-effect transistors (nMOSFETs), devices with the increased defect-removal annealing time bring out a significant decrease in the CP current and the 1/f noise. The results indicate that ATR-induced defects are further repaired and consequently achieve a well Si/SiO2 interface. In addition, the driving current improvement is observed in devices with a small dimension utilizing the modified ATR process. For p-type MOSFETs (pMOSFETs), the direct-current characteristic, CP, and 1/f noise results are comparable between both HOT wafers. It means that the modified process would not affect bonded (110) regions and degrade the device performance. Hence, this modified process could be adopted to improve the fabrication of the CMOS on the HOT wafer using the ATR method. Moreover, the physical origins of the 1/f noise is attributed to a fluctuation in the mobility of free carriers for pMOSFETs and a unified model, incorporating both the carrier- number and correlated mobility fluctuations, for nMOSFETs.
Keywords :
1/f noise; CMOS integrated circuits; MOSFET; amorphisation; annealing; carrier mobility; interface structure; recrystallisation; semiconductor device noise; silicon; silicon compounds; 1/f noise; ATR method; CMOS devices; HOT wafers; Si-SiO2; Si-SiO2 interface properties; amorphization-templated recrystallization; annealing time; bonded (110) regions; charge pumping; complementary metal-oxide-semiconductor; correlated mobility fluctuations; direct-current characteristic; driving current improvement; free carrier mobility; hybrid orientation substrate; hybrid orientation technology; low-frequency noise; low-frequency noise measurements; modified ATR process; n-type metal-oxide-semiconductor field-effect transistors; nMOSFET devices; p-type MOSFET; Annealing; CMOS integrated circuits; Logic gates; MOSFETs; Noise; Silicon; Substrates; Amorphization/templated recrystallization (ATR); charge pumping (CP) measurement; complementary metal–oxide–semiconductor (CMOS); hybrid orientation technology (HOT); interface property; low-frequency $(hbox{1}/f)$ noise;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.2011.2126047