Title :
VLSI system compiler for digital signal processing: modularization and synchronization
Author :
Ito, Kazuhito ; Kunieda, Hiroaki
Author_Institution :
Dept. of Electr. & Electron. Eng., Tokyo Inst. of Technol, Japan
fDate :
4/1/1991 12:00:00 AM
Abstract :
An overview of a VLSI system compiler that generates a highly parallel and fast processor array on a VLSI chip for general digital signal processing algorithms is described. The modularization and the synchronization of general digital signal processing algorithms in order to convert them into suitable forms for implementation by a processor array on a VLSI chip are described. Signal processing algorithms are modularized into the minimum number of inner-product modules by the proposed modularization procedure. Modularizing digital signal processing algorithms with low coefficient sensitivity parameters is also proposed. These modules are assigned to inner product processors. After processors have been placed and communication paths between them have been routed on a VLSI chip, the synchronization procedure derives a schedule for this VLSI system. The scheduling, which is free of both data conflict on interprocessor data links and inner-product operation execution conflict on processors, is investigated
Keywords :
VLSI; circuit layout CAD; digital signal processing chips; VLSI system compiler; coefficient sensitivity parameters; data conflict; digital signal processing; execution conflict; inner product processors; inner-product modules; modularization; processor array; synchronization; Digital signal processing; Digital signal processing chips; Indium tin oxide; Parallel processing; Processor scheduling; Signal generators; Signal processing algorithms; Signal resolution; Systolic arrays; Very large scale integration;
Journal_Title :
Circuits and Systems, IEEE Transactions on