Title :
Design of a Dual W- and D-Band PLL
Author :
Shahramian, Shahriar ; Hart, Adam ; Tomkins, Alexander ; Carusone, Anthony Chan ; Garcia, Patrice ; Chevalier, Pascal ; Voinigescu, Sorin P.
Author_Institution :
Edward S. Rogers Sr. Dept. of Electr. & Comput. Eng., Univ. of Toronto, Toronto, ON, Canada
fDate :
5/1/2011 12:00:00 AM
Abstract :
This paper describes the design considerations and performance of the highest frequency phase-locked loop (PLL) reported to date. The PLL was fabricated in a 0.13-μm SiGe BiCMOS process and integrates on a single die: a fundamental-frequency 86-92 GHz Colpitts voltage-controlled oscillator (VCO), a differential push-push 160-GHz Colpitts VCO with two differential outputs at 80 GHz, a programmable divider chain, the charge pump, and all loop filter components. It achieves the lowest W- and D-band phase noise of -93 dBc/Hz at 90 GHz and -87.5 dBc/Hz at 163 GHz, both measured at a 100 kHz offset, and demonstrates an extended locking range of 80-100 GHz at the fundamental frequency, and 160-169 GHz at the second harmonic output of the push-push VCO. The single-ended PLL output power is -3 dBm at 90 GHz and -25 dBm at 164 GHz. The chip consumes 1.25 W from 1.8 V, 2.5 V, and 3.3 V supplies and occupies 1.1 mm × 1.7 mm, including pads.
Keywords :
BiCMOS integrated circuits; Ge-Si alloys; charge pump circuits; dividing circuits; filters; phase locked loops; voltage-controlled oscillators; BiCMOS process; Colpitts voltage-controlled oscillator; D-band PLL; SiGe; all loop filter component; charge pump; differential push-push Colpitts VCO; dual W-band PLL; frequency 100 kHz; frequency 160 GHz to 169 GHz; frequency 86 GHz to 92 GHz; locking range; phase-locked loop; power 1.25 W; programmable divider chain; second harmonic output; single die; size 0.13 mum; voltage 1.8 V; voltage 2.5 V; voltage 3.3 V; Bandwidth; Capacitors; Charge pumps; Phase locked loops; Phase noise; Voltage-controlled oscillators; D-band; LO distribution; SiGe BiCMOS; VCO; W-band; divider chain; mm-wave ICs; phase-noise; phased-locked loop;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2011.2117050