Title :
Low power double edge-triggered flip-flop using one latch
Author :
Strollo, A.G.M. ; Napoli, E. ; Cimino, C.
Author_Institution :
Napoli Univ., Italy
fDate :
2/4/1999 12:00:00 AM
Abstract :
A low power double edge-triggered (DET) flip-flop using a single latch is presented. In the proposed circuit data are sampled into the latch during a short transparency period for each edge of the clock signal. The proposed flip-flop requires small silicon area and has lower power dissipation with respect to previously reported DET flip-flops
Keywords :
clocks; flip-flops; low-power electronics; clock signal; double edge-triggered flip-flop; low power electronics; power dissipation; single latch; transparency period;
Journal_Title :
Electronics Letters
DOI :
10.1049/el:19990164