DocumentCode :
1495465
Title :
Reconfigurable Low Area Complexity Filter Bank Architecture Based on Frequency Response Masking for Nonuniform Channelization in Software Radio Receivers
Author :
Mahesh, R. ; Vinod, A.P.
Author_Institution :
Sch. of Comput. Eng., Nanyang Technol. Univ., Singapore, Singapore
Volume :
47
Issue :
2
fYear :
2011
fDate :
4/1/2011 12:00:00 AM
Firstpage :
1241
Lastpage :
1255
Abstract :
The most computationally demanding block in the digital front-end of a software defined radio (SDR) receiver is the channelizer which operates at the highest sampling rate. Channelizers are employed in the SDR receivers for extracting individual channels (frequency bands) from the digitized wideband input signal. Reconfigurability and low complexity are the two key requirements in an SDR channelizer. A new reconfigurable filter bank (FB) architecture based on frequency response masking (FRM) for SDR channelizers is proposed. The proposed FB offers reconfigurability at the architectural level and at the channel filter level and is capable of extracting channels of nonuniform bandwidths corresponding to multiple wireless communication standards from the digitized wideband input signal. Design examples show that the proposed FB offers multiplier complexity reduction of 84% over the conventional per-channel (PC) approach, which is best suitable for the extraction of channels of nonuniform bandwidth. The proposed FB has been synthesized on 0.18 μm complementary metal oxide semiconductor (CMOS) technology and compared with the PC approach. Synthesis results show that the proposed FB offers area reduction of 85%, power reduction of 48.5%, and improvement in speed of 56.7% over the PC approach. The proposed FB has been implemented on Xilinx Virtex 2v3000ff1152-4 FPGA and tested using real-time inputs from a vector signal generator.
Keywords :
channel bank filters; field programmable gate arrays; frequency response; radio receivers; reconfigurable architectures; software radio; wireless channels; FPGA; channel extraction; complementary metal oxide semiconductor technology; field programmable gate array; frequency response masking; multiple wireless communication standard; multiplier complexity reduction; nonuniform channelization; power reduction; reconfigurable low area complexity filter bank architecture; software defined radio receiver; vector signal generator; Bandwidth; Complexity theory; Delay; Filter banks; Finite impulse response filter; Receivers;
fLanguage :
English
Journal_Title :
Aerospace and Electronic Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9251
Type :
jour
DOI :
10.1109/TAES.2011.5751255
Filename :
5751255
Link To Document :
بازگشت