Title :
Efficient simulation of MOS circuits
Author :
Erwe, Reinhard ; Tanabe, Norio
Author_Institution :
Inst. fuer Theor. Elektrotech., Aachen, Germany
fDate :
4/1/1991 12:00:00 AM
Abstract :
Novel techniques are described which significantly speed up classical circuit simulation of MOS LSI circuits. By taking advantage of the unilateral properties of MOS transistors, modifications of Newton´s method are developed, reducing the computational effort for the Gaussian elimination mainly for large circuits. Latency is another property of MOS circuits which can be exploited to enhance simulation efficiency. A latency exploitation technique is described. In contrast to methods published previously, no partitioning into subcircuits is required. These techniques can be easily implemented in circuit simulators
Keywords :
MOS integrated circuits; circuit analysis computing; digital simulation; large scale integration; Gaussian elimination; LSI circuits; MOS circuits; MOS transistors; Newton´s method; circuit simulation; latency exploitation technique; unilateral properties; Circuit simulation; Circuit testing; Computational modeling; Delay; Hardware; Jacobian matrices; Large scale integration; MOSFETs; National electric code; SPICE;
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on