Title :
1 GHz 64-bit high-speed comparator using ANT dynamic logic with two-phase clocking
Author :
Wang, C.-C. ; Wu, C.-F. ; Tsai, K.-C.
Author_Institution :
Dept. of Electr. Eng., Nat. Sun Yat-Sen Univ., Kaohsiung, Taiwan
fDate :
11/1/1998 12:00:00 AM
Abstract :
A high-speed 64-bit comparator using two-phase clocking dynamic CMOS logic with modified noninverting all-N-transistor block is presented. The pull-up charging and pull-down discharging of a comparator unit are accelerated by inserting two feedback MOS transistors between the evaluation N-block and the output. Detailed simulation results reveal appropriate L/W guidelines for the all-N-transistor block design. To increase throughput a parallel tree structure with two-phase clocks is employed. The comparator units of two adjacent layers are triggered by two out-of-phase clocks so that their individual outputs are pipelined without using extra hardware, e.g. latches. The operating clock frequency is 1.0 GHz while the compared output of two 64-bit binary numbers is done in 3.5 cycles
Keywords :
CMOS logic circuits; comparators (circuits); logic design; 1 GHz; 64 bit; 64-bit comparator; ANT dynamic logic; all-N-transistor block design; dynamic CMOS logic; high-speed comparator; parallel tree structure; two-phase clocking;
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
DOI :
10.1049/ip-cdt:19982348