Title :
Area-Efficient Prefilter Architecture for a CDMA Receiver
Author :
Kang, Hyeong-Ju ; Lee, Seung Jae ; Yang, Byung-Do
Author_Institution :
Korea Univ. of Technol. & Educ., Cheonan, South Korea
fDate :
4/1/2011 12:00:00 AM
Abstract :
This brief proposes an area-efficient memory-based prefilter delay line structure. A prefilter-rake chip-level equalizer is used in a code-division multiple-access receiver to deal with multiple-access interference. A prefilter, which functions as an adaptive filter, has a sparsity property, where the number of taps with nonzero coefficients is much smaller than the number of whole taps. On the basis of the sparsity property, this brief shows how a memory device can be a reasonable candidate for a prefilter delay line. After proposing a scheme to reduce the area of the memory-based delay line, this brief shows that the proposed structure provides less area than a conventional register-based structure in typical industrial cases.
Keywords :
adaptive equalisers; adaptive filters; code division multiple access; interference suppression; radio receivers; CDMA receiver; adaptive filter; area-efficient memory based prefilter delay line structure; area-efficient prefilter architecture; code-division multiple-access receiver; multiple-access interference; prefilter-rake chip-level equalizer; sparsity property; Delay lines; Equalizers; Memory management; Multiaccess communication; Optical character recognition software; Receivers; Adaptive equalizers; adaptive filters; multiple-access interference (MAI); prefilters;
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
DOI :
10.1109/TCSII.2011.2124630