DocumentCode :
1496553
Title :
A Low-Power DSP for Wireless Communications
Author :
Lee, Hyunseok ; Chakrabarti, Chaitali ; Mudge, Trevor
Author_Institution :
Dept. of Electron. & Commun. Eng., Kwangwoon Univ., Seoul, South Korea
Volume :
18
Issue :
9
fYear :
2010
Firstpage :
1310
Lastpage :
1322
Abstract :
This paper proposes a low-power high-throughput digital signal processor (DSP) for baseband processing in wireless terminals. It builds on our earlier architecture-Signal processing On Demand Architecture (SODA)-which is a four-processor, 32-lane SIMD machine that was optimized for WCDMA 2 Mbps and IEEE 802.11a. SODA has several shortcomings including large register file power, wasted cycles for data alignment, etc., and cannot satisfy the higher throughput and lower power requirements of emerging standards. We propose SODA-II, which addresses these problems by deploying the following schemes: operation chaining, pipelined execution of SIMD units, staggered memory access, and multicycling of computation units. Operation chaining involves chaining the primitive instructions, thereby eliminating unnecessary register file accesses and saving power. Pipelined execution of the vector instructions through the SIMD units improves the system throughput. Staggered execution of computation units helps simplify the data alignment networks. It is implemented in conjunction with multicycling so that the computation units are busy most of the time. The proposed architecture is evaluated with an in-house architecture emulator which uses component-level area and power models built with Synopsys and Artisan tools. Our results show that for WCDMA 2 Mbps, the proposed architecture uses two processors and consumes only 120 mW while SODA uses four processors and consumes 210 mW when implemented in 0.13-μm technology and clocked at 300 MHz.
Keywords :
code division multiple access; digital signal processing chips; parallel processing; telecommunication terminals; wireless LAN; Artisan tool; IEEE 802.11a; SIMD machine; SIMD units; SODA-II; Synopsys tool; WCDMA; baseband processing; bit rate 2 Mbit/s; component-level area; data alignment networks; digital signal processor; frequency 300 MHz; inhouse architecture emulator; low-power DSP; operation chaining; pipelined execution; power 120 mW; power 210 mW; power models; register file accesses; signal processing on demand architecture; size 0.13 mum; staggered memory access; vector instructions; wireless communications; wireless terminals; Baseband; Computer architecture; Computer networks; Digital signal processing; Digital signal processors; Multiaccess communication; Power system modeling; Registers; Throughput; Wireless communication; Baseband processor; SIMD; digital signal processing (DP); low power; programmable; software-defined radio (SDR);
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2009.2023547
Filename :
5282502
Link To Document :
بازگشت