Title :
An Adaptively Pipelined Mixed Synchronous-Asynchronous Digital FIR Filter Chip Operating at 1.3 Gigahertz
Author :
Singh, Montek ; Tierno, Jose A. ; Rylyakov, Alexander ; Rylov, Sergey ; Nowick, Steven M.
Author_Institution :
Dept. of Comput. Sci., Univ. of North Carolina, Chapel Hill, NC, USA
fDate :
7/1/2010 12:00:00 AM
Abstract :
A high-throughput low-latency digital finite impulse response (FIR) filter has been designed for use in partial-response maximum-likelihood (PRML) read channels of modern disk drives. The filter is a hybrid synchronous-asynchronous design. The speed-critical portion of the filter is designed as a high-performance asynchronous pipeline sandwiched between synchronous input and output portions, making it possible for the entire filter to be embedded within a clocked system. A novel feature of the filter is that the degree of pipelining is dynamically variable, depending upon the input data rate. This feature is critical in obtaining a very low filter latency throughout the range of operating frequencies. The filter is a ten-tap six-bit FIR filter, fabricated in a 0.18-μm CMOS process. Resulting chips were fully functional over a wide range of supply voltages, and exhibited throughputs of over 1.3 giga-items/s, and latencies of 2-5 clock cycles. Interestingly, the filter throughput was limited by the synchronous portion of the chip; the internal asynchronous pipeline was estimated to be capable of significantly higher throughputs, around 1.8 giga-items/s. More importantly though, the adaptively pipelined nature of the filter allows it to offer a worst-case latency of only 10 ns, which is half the worst-case latency of the best previously reported comparable fully-synchronous implementation by Rylov et al.
Keywords :
CMOS integrated circuits; FIR filters; asynchronous circuits; clocks; disc drives; microprocessor chips; mixed analogue-digital integrated circuits; partial response channels; pipeline processing; CMOS process; PRML read channel; adaptively pipelined mixed synchronous-asynchronous digital FIR filter chip; clock cycle; clocked system; disk drive; filter throughput; frequency 1.3 GHz; high-performance asynchronous pipeline; high-throughput low-latency digital finite impulse response filter; hybrid synchronous-asynchronous design; low filter latency; partial-response maximum-likelihood read channel; pipelining; size 0.18 mum; worst-case latency; Asynchronous pipeline; dynamic logic; finite impulse response (FIR) filter; mixed timing; partial-response maximum-likelihood (PRML) read channel;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2009.2019660