DocumentCode :
1497292
Title :
PTM: technology mapper for pass-transistor logic
Author :
Zhuang, N. ; Scotti, M.V. ; Cheung, P.Y.K.
Author_Institution :
Dept. of Electr. & Electron. Eng., Imperial Coll. of Sci., Technol. & Med., London, UK
Volume :
146
Issue :
1
fYear :
1999
fDate :
1/1/1999 12:00:00 AM
Firstpage :
13
Lastpage :
19
Abstract :
The pass-transistor mapper (PTM) is reported; this is a logic synthesis tool specifically designed for pass-transistor-based logic library that has only three basic cells. It exploits the close relationship between a binary decision diagram (BDD) representation of logic and the structure of pass-transistor logic cells to ensure efficient mapping. BDD-variable order is achieved a genetic through algorithm with dynamic parameters. Unlike a previous system for pass-transistor logic, PTM integrates both synthesis and logic optimisation in one step and can be used for large logic functions. Results from using PTM on a large set of benchmarks are analysed using the MCNC CMOS cell library and are found to be promising
Keywords :
binary decision diagrams; logic CAD; minimisation of switching nets; binary decision diagram; logic functions; logic optimisation; logic synthesis tool; pass-transistor mapper; pass-transistor-based logic;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2387
Type :
jour
DOI :
10.1049/ip-cdt:1990244
Filename :
757173
Link To Document :
بازگشت