DocumentCode :
1497331
Title :
Graph-based detailed router for hierarchical field-programmable gate arrays
Author :
Wang, P.-T. ; Tang, J.-J.
Author_Institution :
Kung Shan Inst. of Technol., Taiwan, China
Volume :
146
Issue :
1
fYear :
1999
fDate :
1/1/1999 12:00:00 AM
Firstpage :
57
Lastpage :
67
Abstract :
The paper presents a detailed routing algorithm for the hierarchical field-programmable gate arrays (HFPGAs). This algorithm is two phases. First performed in a multilevel transformed into a HFPGA is single-level HFPGA to find the initial routing results. The initial routing problem is reduced to the graph colouring and Steiner-tree problems. Two types of routing structure, disjointed and overlapped structures, are employed to specify different routing resources in order to improve the routing efficiency. In the second phase, the initial routing results are expanded to a multilevel HFPGA. Experimental results on a set of MCNC benchmark circuits show that the algorithm is very efficient. These results not only validate the claim on the performance of the algorithm but also facilitate the usage of the HFPGAs
Keywords :
field programmable gate arrays; graph colouring; logic CAD; network routing; trees (mathematics); HFPGAs; Steiner-tree; detailed routing algorithm; graph colouring; hierarchical field-programmable gate arrays; initial routing problem; routing resources;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2387
Type :
jour
DOI :
10.1049/ip-cdt:1990248
Filename :
757178
Link To Document :
بازگشت