DocumentCode :
1497837
Title :
Low-Power Clock Tree Design for Pre-Bond Testing of 3-D Stacked ICs
Author :
Zhao, Xin ; Lewis, Dean L. ; Lee, Hsien-Hsin S. ; Lim, Sung Kyu
Author_Institution :
Sch. of Electr. & Comput. Eng., Georgia Inst. of Technol., Atlanta, GA, USA
Volume :
30
Issue :
5
fYear :
2011
fDate :
5/1/2011 12:00:00 AM
Firstpage :
732
Lastpage :
745
Abstract :
Pre-bond testing of 3-D stacked integrated circuits (ICs) involves testing each individual die before bonding. The overall yield of 3-D ICs improves with pre-bond testability because manufacturers can avoid stacking defective dies with good ones. However, pre-bond testability presents unique challenges to 3-D clock tree design. First, each die needs a complete 2-D clock tree to enable pre-bond test. Second, the entire 3-D stack needs a complete 3-D clock tree for post-bond test and operation. In the case of a two-die stack, a straightforward solution is to have two complete 2-D clock trees connected with a single through-silicon-via (TSV). We show that this solution suffers from long wirelength (WL) and high clock power consumption. Our algorithm improves on this solution, minimizes the overall WL and clock power consumption, and provides both pre-bond testability and post-bond operability with minimum skew and constrained slew. Compared with the single-TSV solution, SPICE simulation results show that our multi-TSV approach significantly reduces the clock power by up to 15.9% for two-die and 29.7% for four-die stacks. In addition, the WL is reduced by up to 24.4% and 42.0%.
Keywords :
integrated circuit design; integrated circuit testing; three-dimensional integrated circuits; trees (mathematics); 2D clock tree; 3D clock tree design; 3D stacked IC; 3D stacked integrated circuits; SPICE simulation; TSV; clock power consumption; low-power clock tree design; post-bond operability; prebond testing; through-silicon-via; Capacitance; Clocks; Delay; Routing; Testing; Through-silicon vias; Vegetation; 3-D stacked ICs; clock routing; low-power design; pre-bond test; through-silicon-via (TSV);
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2010.2098130
Filename :
5752408
Link To Document :
بازگشت