DocumentCode :
1497861
Title :
Net-Aware Critical Area Extraction for Opens in VLSI Circuits Via Higher-Order Voronoi Diagrams
Author :
Papadopoulou, Evanthia
Author_Institution :
Fac. of Inf., Univ. della Svizzera italiana, Lugano, Switzerland
Volume :
30
Issue :
5
fYear :
2011
fDate :
5/1/2011 12:00:00 AM
Firstpage :
704
Lastpage :
717
Abstract :
We address the problem of computing critical area for open faults (opens) in a circuit layout in the presence of multilayer loops and redundant interconnects. The extraction of critical area is the main computational bottleneck in predicting the yield loss of a very large scale integrated design due to random manufacturing defects. We first model the problem as a geometric graph problem and we solve it efficiently by exploiting its geometric nature. To model open faults, we formulate a new geometric version of the classic min-cut problem in graphs, termed the geometric min-cut problem. Then the critical area extraction problem gets reduced to the construction of a generalized Voronoi diagram for open faults, based on concepts of higher order Voronoi diagrams. The approach expands the Voronoi critical area computation paradigm with the ability to accurately compute critical area for missing material defects even in the presence of loops and redundant interconnects spanning over multiple layers. The generalized Voronoi diagrams used in the solution are combinatorial structures of independent interest.
Keywords :
VLSI; computational geometry; graph theory; integrated circuit interconnections; integrated circuit layout; VLSI circuits; circuit layout; combinatorial structures; generalized Voronoi diagram; geometric graph problem; geometric min-cut problem; independent interest; missing material defects; multilayer loops; net-aware critical area extraction; open faults; random manufacturing defects; redundant interconnects; very large scale integrated design; Circuit faults; Generators; Geometry; Integrated circuit interconnections; Layout; Shape; Wires; Computational geometry; Voronoi diagrams; critical area analysis; design for manufacturability; geometric min-cuts; layout; open faults; yield prediction;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2010.2100550
Filename :
5752411
Link To Document :
بازگشت