Title :
Low-Power Divider Retiming in a 3–4 GHz Fractional-N PLL
Author :
Tasca, Davide ; Zanuso, Marco ; Levantino, Salvatore ; Samori, Carlo ; Lacaita, Andrea L.
Author_Institution :
Dept. of Electron. & Inf., Politec. di Milano, Milan, Italy
fDate :
4/1/2011 12:00:00 AM
Abstract :
The resynchronization of a frequency divider output is routinely used in the design of low-noise phase-locked loops (PLLs) in order to remove additional phase noise and avoid modulus-dependent nonlinearity. However, metastability issues cause PLLs to fail to lock or to degrade jitter at certain synthesized frequencies. This brief proposes a novel automatic retiming circuit, which mitigates metastability issues and avoids induced noise degradation, without adding a relevant increase in power consumption. A 3-4-GHz PLL implementing this technique has been fabricated in 65-nm CMOS technology. Measured root mean square jitter below 500 fsec over the whole tuning range and added current consumption of 51 μA from a voltage supply of 1.2 V prove the effectiveness of the proposed solution.
Keywords :
CMOS analogue integrated circuits; circuit tuning; frequency dividers; integrated circuit noise; jitter; low-power electronics; mean square error methods; phase locked loops; phase noise; synchronisation; timing circuits; CMOS technology; automatic retiming circuit; current 51 muA; current consumption; fractional-N PLL; frequency 3 GHz to 4 GHz; frequency divider; low-noise phase-locked loop; low-power divider retiming; measured root mean square jitter; metastability; noise degradation; phase noise; power consumption; resynchronization; size 65 nm; tuning range; voltage 1.2 V; Calibration; Delay; Frequency conversion; Jitter; Phase locked loops; Phase noise; Voltage-controlled oscillators; Frequency synthesizer; metastability; phase-locked loop (PLL); synchronization;
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
DOI :
10.1109/TCSII.2011.2124510