DocumentCode :
1498751
Title :
Guest Editors´ Introduction: Opportunities and Challenges of 3D Integration
Author :
Kung, David S. ; Xie, Yuan
Author_Institution :
IBM
Volume :
26
Issue :
5
fYear :
2009
Firstpage :
4
Lastpage :
5
Abstract :
Interest in 3D integration is being renewed as researchers face challenges from the complexities, and cost, of scaling to 22 nm and beyond. Innovative device structures such as finFET, and extremely thin fully depleted silicon-on-insulator (ETSOI), must be deployed to continue scaling. Even with those structures, however, customary performance gains can no longer be achieved without also incurring an unacceptable increase in power. The cost of technology development in the nanoscale domain can run into the billions because massive lithographic retooling is required to cross the 22-nm barrier. The chip industry, therefore, is actively pursuing 3D integration as a viable alternative to provide density scaling. This special issue presents four articles on topics addressing some of these challenges.
Keywords :
Bandwidth; Circuit testing; Costs; FinFETs; Integrated circuit testing; Power grids; Silicon on insulator technology; Temperature; Thermal management; Three-dimensional integrated circuits; 22-nm barrier; 3D IC; 3D integration; density scaling; design and test;
fLanguage :
English
Journal_Title :
Design & Test of Computers, IEEE
Publisher :
ieee
ISSN :
0740-7475
Type :
jour
DOI :
10.1109/MDT.2009.115
Filename :
5286143
Link To Document :
بازگشت