DocumentCode :
1499135
Title :
A Wafer-Level Three-Dimensional Integration Scheme With Cu TSVs Based on Microbump/Adhesive Hybrid Bonding for Three-Dimensional Memory Application
Author :
Ko, Cheng-Ta ; Hsiao, Zhi-Cheng ; Chang, Yao-Jen ; Chen, Peng-Shu ; Hwang, Yu-Jiau ; Fu, Huan-Chun ; Huang, Jui-Hsiung ; Chiang, Chia-Wen ; Sheu, Shyh-Shyuan ; Chen, Yu-Hua ; Lo, Wei-Chung ; Chen, Kuan-Neng
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Volume :
12
Issue :
2
fYear :
2012
fDate :
6/1/2012 12:00:00 AM
Firstpage :
209
Lastpage :
216
Abstract :
Thin wafer/chip stacking with vertical interconnect by a Cu through-silicon via (TSV) and a Cu/Sn microjoint is one of the candidates for 3-D integration. The insertion loss of the two-chip stack was evaluated with different TSV pitches, microbump diameters, and chip thicknesses to realize the signal transmission effects in high-speed digital signaling via TSV and microjoint interconnection. In addition, a wafer-level 3-D integration scheme with Cu TSVs based on Cu/Sn microbump and BCB adhesive hybrid bonding was demonstrated. Key technologies, including TSV interconnection, microbumping, hybrid bonding, wafer thinning, and backside RDL formation, were well developed and integrated to realize 3-D integration. This paper presents a complete study of the structure design, the process condition, and the electrical and reliability assessment of the wafer-level 3-D integration scheme. This 3-D integration scheme with excellent electrical performance and reliability provides a promising solution for 3-D memory application.
Keywords :
integrated circuit bonding; integrated circuit interconnections; integrated circuit reliability; integrated memory circuits; three-dimensional integrated circuits; wafer level packaging; 3D memory application; BCB adhesive hybrid bonding; Cu-Sn; TSV interconnection; backside RDL formation; digital signaling; electrical assessment; insertion loss; microbump hybrid bonding; microbumping; microjoint interconnection; process condition; reliability assessment; signal transmission effect; structure design; thin wafer-chip stacking; two-chip stack; vertical interconnect; wafer thinning; wafer-level 3D integration scheme; Bonding; Copper; Insertion loss; Materials; Three dimensional displays; Through-silicon vias; Tin; 3-D IC; 3-D integration; Hybrid bonding; wafer level;
fLanguage :
English
Journal_Title :
Device and Materials Reliability, IEEE Transactions on
Publisher :
ieee
ISSN :
1530-4388
Type :
jour
DOI :
10.1109/TDMR.2012.2195005
Filename :
6186810
Link To Document :
بازگشت