DocumentCode :
1501034
Title :
Accurate on-chip interconnect evaluation: a time-domain technique
Author :
Soumyanath, K. ; Borkar, Shekhar ; Zhou, Chunyan ; Bloechel, Bradley A.
Author_Institution :
Intel Corp., Hillsboro, OR, USA
Volume :
34
Issue :
5
fYear :
1999
fDate :
5/1/1999 12:00:00 AM
Firstpage :
623
Lastpage :
631
Abstract :
This paper describes an on-chip sampling and measurement technique for accurate (<15 ps) evaluation of interconnect delays and coupled noise. We have used this nonintrusive time-domain technique to extract in situ driver/receiver waveforms, propagation delays, and coupled noise in 120 interconnect structures. The effects studied include multiple AC returns through active devices, gridded planes on adjacent layers, via impedances, variable driver impedances, and noise in bus structures. The results provide a comprehensive evaluation of interconnect delays and noise in a 1.8 V, 0.25 μm process
Keywords :
VLSI; delays; driver circuits; integrated circuit interconnections; integrated circuit measurement; integrated circuit modelling; integrated circuit noise; time-domain analysis; 0.25 micron; 1.8 V; adjacent layers; bus structures; coupled noise; gridded planes; in situ driver/receiver waveforms; interconnect delays; multiple AC returns; on-chip interconnect evaluation; on-chip measurement technique; propagation delays; time-domain technique; variable driver impedances; via impedances; Calibration; Circuit testing; Delay; Integrated circuit interconnections; Integrated circuit measurements; Integrated circuit noise; Measurement techniques; Noise measurement; Semiconductor device measurement; Time domain analysis;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.760372
Filename :
760372
Link To Document :
بازگشت