DocumentCode :
1501089
Title :
A low-power IDCT macrocell for MPEG-2 MP@ML exploiting data distribution properties for minimal activity
Author :
Xanthopoulos, Thucydides ; Chandrakasan, Anantha P.
Author_Institution :
MIT, Cambridge, MA, USA
Volume :
34
Issue :
5
fYear :
1999
fDate :
5/1/1999 12:00:00 AM
Firstpage :
693
Lastpage :
703
Abstract :
A chip has been designed and tested to demonstrate the feasibility of an ultra-low-power, two-dimensional inverse discrete cosine transform (IDCT) computation unit in a standard 3.3-V process. A data-driven computation algorithm that exploits the relative occurrence of zero-valued DCT coefficients coupled with clock gating has been used to minimize switched capacitance. In addition, circuit and architectural techniques such as deep pipelining have been used to lower the voltage and reduce the energy dissipation per sample. A Verilog-based power tool has been developed and used for architectural exploration and power estimation. The chip has a measured power dissipation of 4.65 mW at 1.3 V and 14 MHz, which meets the sample rate requirements for MPEG-2 MP@ML. The power dissipation improves significantly at lower bit rates (coarser quantization), which makes this implementation ideal for emerging quality-on-demand protocols that trade off energy efficiency and video quality
Keywords :
CMOS digital integrated circuits; capacitance; data compression; digital signal processing chips; discrete cosine transforms; low-power electronics; parallel architectures; pipeline processing; video coding; 1.3 V; 14 MHz; 2D inverse DCT computation unit; 4.65 mW; MPEG-2 MP@ML; Verilog-based power tool; clock gating; data distribution properties; data-driven computation algorithm; deep pipelining; discrete cosine transform; low-power IDCT macrocell; minimal activity; power estimation; quality-on-demand protocols; switched capacitance minimisation; two-dimensional inverse DCT; zero-valued DCT coefficients; Capacitance; Circuit testing; Clocks; Coupling circuits; Discrete cosine transforms; Energy dissipation; Macrocell networks; Pipeline processing; Power dissipation; Voltage;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.760381
Filename :
760381
Link To Document :
بازگشت