Title :
A Hierarchical Simulation Flow for Return-Loss Optimization of Microprocessor Package Vertical Interconnects
Author :
Sathanur, Arun V. ; Jandhyala, Vikram ; Braunisch, Henning
Author_Institution :
Dept. of Electr. Eng., Univ. of Washington, Seattle, WA, USA
Abstract :
Design of package- and board-level interconnects utilizing full-wave electromagnetic solvers, is becoming increasingly important owing to increased frequencies of operation, miniaturization, and reduced time to market. Thus, parameterization, optimization, and statistical analysis tools are becoming an invaluable part of a designer´s armory. Leveraging a previously developed fast full-wave electromagnetic solver, this paper addresses the development of a framework for package interconnect design. Parametric sweeps are conducted to show the existence of optimal designs and to select the best routing strategies. Having applied the popular response surface methodology for optimization and having outlined its limitations for higher-dimensional problems, a general optimization scheme is proposed and illustrated on a differential package interconnect line. The proposed methodology features a dimensionality reduction scheme and a reusable, multidimensional look-up table preceding the global optimization phase, which is facilitated by a smooth interpolation scheme based on splines. The second phase features a custom local optimizer incorporating all the variables without any dimension reduction. This methodology has been applied to automated synthesis of a differential package line resulting in a significant improvement of the return loss performance. A statistical analysis methodology, based on utilizing the gradient, has been presented to arrive at the spread in the differential return loss, occurring due to manufacturing tolerances, around the designed response.
Keywords :
circuit optimisation; integrated circuit interconnections; integrated circuit packaging; interpolation; microprocessor chips; response surface methodology; statistical analysis; table lookup; board-level interconnects; differential package interconnect line; differential return loss; dimensionality reduction scheme; full-wave electromagnetic solvers; general optimization scheme; global optimization phase; hierarchical simulation flow; microprocessor package vertical interconnects; package interconnect design; parametric sweeps; response surface methodology; return-loss optimization; reusable multidimensional look-up table; routing strategies; smooth interpolation scheme; splines; statistical analysis tools; Design optimization; Frequency; Microprocessors; Multidimensional systems; Optimization methods; Packaging; Response surface methodology; Routing; Statistical analysis; Time to market; Field solver; high speed; microprocessor package; optimization; response surface; return-loss; spline interpolation; statistical analysis; vertical interconnect;
Journal_Title :
Advanced Packaging, IEEE Transactions on
DOI :
10.1109/TADVP.2010.2049490