• DocumentCode
    1504193
  • Title

    Low-Power Scan Operation in Test Compression Environment

  • Author

    Czysz, Dariusz ; Kassab, Mark ; Lin, Xijiang ; Mrugalski, Grzegorz ; Rajski, Janusz ; Tyszer, Jerzy

  • Author_Institution
    Fac. of Electron. & Telecommun., Poznan Univ. of Technol., Poznan, Poland
  • Volume
    28
  • Issue
    11
  • fYear
    2009
  • Firstpage
    1742
  • Lastpage
    1755
  • Abstract
    This paper presents a new and comprehensive low-power test scheme compatible with a test compression environment. The key contribution of this paper is a flexible test-application framework that achieves significant reductions in switching activity during all phases of scan test: loading, capture, and unloading. In particular, we introduce a new on-chip continuous-flow decompressor. Its synergistic use with a power-aware scan controller allows a significant reduction of toggling rates when feeding scan chains with decompressed test patterns. While the proposed solution requires minimal modifications of the existing design for test logic, experiments indicate that its use results in a low switching activity which reduces power consumption to or below a level of a functional mode. It resolves problems related to power dissipation, voltage drop, and increased temperature. Our approach integrates seamlessly with test logic synthesis flow, and it does not compromise compression ratios. It fits well into various design paradigms, including modular design flow where blocks come with individual decompressors and compactors.
  • Keywords
    circuit testing; compressors; integrated circuit design; reliability; compactors; low-power scan operation; modular design flow; on-chip continuous-flow decompressor; power dissipation; power-aware scan controller; switching activity; test compression environment; toggling rates; voltage drop; Associate members; Automatic testing; Circuit testing; Energy consumption; Graphics; Logic design; Logic testing; Power dissipation; Temperature; Voltage; Embedded deterministic test (EDT); low-power decompression; scan-based testing; test-data compression;
  • fLanguage
    English
  • Journal_Title
    Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0278-0070
  • Type

    jour

  • DOI
    10.1109/TCAD.2009.2030445
  • Filename
    5290349