Title :
ESD protection under grounded-up bond pads in 0.13 μm eight-level copper metal, fluorinated silicate glass low-k intermetal dielectric CMOS process technology
Author :
Kuo-Yu Chou ; Ming-Jer Chen
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
fDate :
7/1/2001 12:00:00 AM
Abstract :
Electrostatic discharge (ESD) protection device under the grounded-up bond pad is investigated in 0.13 μm full eight-level copper metal CMOS process technology with fluorinated silicate glass (FSG) low-k intermetal dielectric (IMD), The bonding force and power produces no cracking and no noticeable change in the second breakdown trigger point (V/sub t2/) I/sub t2/). High current I-V measured from the different level metal layer stack structures shows that 1) I/sub t2/ depends very weakly on metal layers used, as expected due to certain junction power dissipation criterion and 2) V/sub t2/ increases with the number of metal layers, The origin of the latter is increased dynamic impedance for increased metal layer number, as clarified by a simple RC model. The model also yields the intrinsic second breakdown trigger current and voltage for the underlying ESD protection device, Successfully configuring ESD protection circuits under the bond pads, therefore, not only is wholly free from the traditional area consumption, but also can substantially relax design constraints, enabling much more flexible and robust ESD schemes for various applications,.
Keywords :
CMOS integrated circuits; electrostatic discharge; high-speed integrated circuits; integrated circuit metallisation; integrated circuit modelling; integrated circuit reliability; semiconductor device breakdown; 0.13 micron; CMOS process technology; Cu; ESD protection; RC model; area consumption; bonding force; design constraints; dynamic impedance; eight-level metal; fluorinated silicate glass; grounded-up bond pads; intrinsic second breakdown trigger current; junction power dissipation criterion; low-k intermetal dielectric; metal layer stack structures; second breakdown trigger point; Bonding forces; Breakdown voltage; CMOS process; CMOS technology; Copper; Dielectric breakdown; Dielectric devices; Electrostatic discharge; Glass; Protection;
Journal_Title :
Electron Device Letters, IEEE