DocumentCode :
1505763
Title :
Yield analysis and process modeling of low cost, high throughput flip chip assembly based on no-flow underfill materials
Author :
Thorpe, Ryan ; Baldwin, Daniel F. ; Smith, Brian ; McGovern, Lawrence
Author_Institution :
George W. Woodruff Sch. of Mech. Eng., Georgia Inst. of Technol., Atlanta, GA, USA
Volume :
24
Issue :
2
fYear :
2001
fDate :
4/1/2001 12:00:00 AM
Firstpage :
123
Lastpage :
135
Abstract :
As a concept to achieve low-cost, high-throughput flip chip on board (FCOB) assembly, a new process has been developed implementing next generation flip chip processing based no-flow fluxing underfill materials. The low-cost, high throughput flip chip process implements large area underfill printing, integrated chip placement and underfill flow and simultaneous solder interconnect reflow and underfill cure. The goals of this study are to demonstrate feasibility of no flow underfill materials and the high throughput flip chip process over a range of flip chip configurations, identify the critical process variables affecting yield, analyze the yield of the high throughput flip chip process, and determine the impact of no-flow underfill materials on key process elements. Reported in this work is the assembly of a series of test vehicles to assess process yield and process defects. The test vehicles are assembled by depositing a controlled mass of underfill material on the chip site, aligning chip to the substrate pads, and placing the chip inducing a compression type underfill flow. The assemblies are reflowed in a commercial reflow furnace in an air atmosphere to simultaneously form the solder interconnects and cure the underfill. A series of designed experiments identify the critical process variables including underfill mass, reflow profile, placement velocity, placement force, and underfill material system. Of particular interest is the fact that the no-flow underfill materials studied exhibit an affinity for unique reflow profiles to minimize process defects
Keywords :
chip-on-board packaging; encapsulation; flip-chip devices; integrated circuit interconnections; integrated circuit packaging; integrated circuit yield; reflow soldering; semiconductor process modelling; compression type underfill flow; cost; critical process variables; flip chip assembly; flip chip configurations; flip chip on board; integrated chip placement; large area underfill printing; no-flow underfill materials; placement force; placement velocity; process defects; process elements; process modeling; process yield; reflow furnace; reflow profiles; solder interconnect reflow; test vehicles; throughput; underfill cure; underfill mass; underfill material system; yield analysis; Assembly; Atmosphere; Costs; Flip chip; Furnaces; Materials testing; Printing; Throughput; Vehicles; Weight control;
fLanguage :
English
Journal_Title :
Electronics Packaging Manufacturing, IEEE Transactions on
Publisher :
ieee
ISSN :
1521-334X
Type :
jour
DOI :
10.1109/6104.930963
Filename :
930963
Link To Document :
بازگشت