DocumentCode
1506622
Title
An FPGA-based performance evaluation of the AES block cipher candidate algorithm finalists
Author
Elbirt, Adam J. ; Yip, W. ; Chetwynd, B. ; Paar, C.
Author_Institution
Dept. of Electr. & Comput. Eng., Worcester Polytech. Inst., MA, USA
Volume
9
Issue
4
fYear
2001
Firstpage
545
Lastpage
557
Abstract
The technical analysis used in determining which of the potential Advanced Encryption Standard candidates was selected as the Advanced Encryption Algorithm includes efficiency testing of both hardware and software implementations of candidate algorithms. Reprogrammable devices such as field-programmable gate arrays (FPGAs) are highly attractive options for hardware implementations of encryption algorithms, as they provide cryptographic algorithm agility, physical security, and potentially much higher performance than software solutions. This contribution investigates the significance of FPGA implementations of the Advanced Encryption Standard candidate algorithms. Multiple architectural implementation options are explored for each algorithm. A strong focus is placed on high-throughput implementations, which are required to support security for current and future high bandwidth applications. Finally, the implementations of each algorithm will be compared in an effort to determine the most suitable candidate for hardware implementation within commercially available FPGAs.
Keywords
cryptography; field programmable gate arrays; Advanced Encryption Standard; block cipher algorithm; cryptographic algorithm agility; field programmable gate array; performance evaluation; physical security; Algorithm design and analysis; Bandwidth; Cryptography; Field programmable gate arrays; Hardware; Security; Software algorithms; Software performance; Software standards; Software testing;
fLanguage
English
Journal_Title
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher
ieee
ISSN
1063-8210
Type
jour
DOI
10.1109/92.931230
Filename
931230
Link To Document