• DocumentCode
    1506893
  • Title

    Digital Microfluidic Logic Gates and Their Application to Built-in Self-Test of Lab-on-Chip

  • Author

    Yang Zhao ; Chakrabarty, K.

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Duke Univ., Durham, NC, USA
  • Volume
    4
  • Issue
    4
  • fYear
    2010
  • Firstpage
    250
  • Lastpage
    262
  • Abstract
    Dependability is an important system attribute for microfluidic lab-on-chip. Robust testing methods are therefore needed to ensure correct results. Previously proposed techniques for reading test outcomes and for pulse-sequence analysis are cumbersome and error prone. We present a built-in self-test (BIST) method for digital microfluidic lab-on-chip. This method utilizes digital microfluidic logic gates to implement the BIST architecture; AND, OR and NOT gates are used to compress multiple test-outcome droplets into a single droplet to facilitate detection with low overhead. These approaches obviate the need for capacitive sensing test-outcome circuits for analysis. We also apply the BIST architecture to a pin-constrained biochip design. A multiplexed bioassay protocol is used to evaluate the effectiveness of the proposed test method.
  • Keywords
    bioMEMS; built-in self test; lab-on-a-chip; logic gates; microfluidics; AND; BIST; NOT; OR; bioassay protocol; biochip design; built-in self-test method; capacitive sensing test-outcome circuits; digital microfluidic logic gates; lab-on-chip; pulse-sequence analysis; Built-in self-test; Circuit testing; Electrodes; Immune system; Logic circuits; Logic gates; Logic testing; Microfluidics; Prototypes; Robustness; Dependability; lab-on-chip; logic gates; microfluidics; testing;
  • fLanguage
    English
  • Journal_Title
    Biomedical Circuits and Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1932-4545
  • Type

    jour

  • DOI
    10.1109/TBCAS.2010.2048567
  • Filename
    5475321