Title :
A new method for extracting the channel-length reduction and the gate-voltage-dependent series resistance of counter-implanted p-MOSFETs
Author :
Wu, Chien-Min ; Wu, Ching-Yuan
Author_Institution :
Adv. Semicond. Device Res. Lab., Nat. Chiao Tung Univ., Hsinchu, Taiwan
fDate :
12/1/1997 12:00:00 AM
Abstract :
Based on the channel-resistance measurement, a new method for extracting the channel-length reduction (ΔLjj) and the gate-voltage-dependent source/drain resistance (RSD) of counter-implanted p-MOSFETs is proposed, in which the necessity of the applying substrate bias is demonstrated and an empirical relationship between poly-Si gate length (LM) and device structure parameters for ΔLjj extraction is provided. This is the first attempt to extract the basic parameters of counter-implanted p-MOSFETs with the LDD structure. Numerical analysis using two-dimensional (2-D) device simulator has been used to verify the proposed extraction method. Furthermore, an improved approach to extract RSD is also presented. Both numerical analysis and experimental results show good accuracy of our proposed method
Keywords :
MOSFET; ion implantation; semiconductor device models; LDD structure; channel-length reduction; channel-resistance measurement; counter-implanted p-MOSFET; gate-voltage-dependent series resistance; numerical analysis; parameter extraction; parasitic source/drain resistance; polysilicon gate length; substrate bias; two-dimensional device simulator; Analytical models; Charge pumps; Counting circuits; Differential equations; Electrical resistance measurement; Helium; Length measurement; MOSFET circuits; Numerical analysis; Two dimensional displays;
Journal_Title :
Electron Devices, IEEE Transactions on