DocumentCode :
1508710
Title :
Analysis and design of fast settling voltage-controlled delay line with dual-input interpolating delay cells
Author :
Song, H.Y. ; Jeong, Deog-Kyoon
Author_Institution :
Inter-Univ. Semicond. Res. Center, Seoul Nat. Univ., Seoul, South Korea
Volume :
46
Issue :
11
fYear :
2010
Firstpage :
749
Lastpage :
750
Abstract :
An analysis of the delay characteristic of a voltage-controlled delay line (VCDL) exploiting a dual-input interpolating delay cell is presented and a design technique to incorporate the VCDL for a multiphase delay-locked loop is proposed. A recurrence relation of delay time of each delay cell in the VCDL and its closed-form expression show that the delay of each delay cell converges to a specific value with an error-decaying rate which depends on the weight of interpolation. A weight-adjusted delay cell is inserted to reduce the initial error and thereby the delay of the following delay cell converges fast. The validity of the analysis and the feasibility of the proposed scheme are verified by circuit simulation.
Keywords :
delay lines; delay lock loops; interpolation; closed-form expression; dual-input interpolating delay cells; fast settling voltage-controlled delay line; multiphase delay-locked loop; recurrence relation; weight-adjusted delay cell;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2010.0463
Filename :
5479695
Link To Document :
بازگشت