Title :
An efficient systolic architecture for the DLMS adaptive filter and its applications
Author :
Van, Lan-Da ; Feng, Wu-Shiung
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
fDate :
4/1/2001 12:00:00 AM
Abstract :
In this paper, we propose an efficient systolic architecture for the delay least-mean-square (DLMS) adaptive finite impulse response (FIR) digital filter based on a new tree-systolic processing element (PE) and an optimized tree-level rule. Applying our tree-systolic PE, a higher convergence rate than that of the conventional DLMS structures can be obtained without sacrificing the properties of the systolic-array architecture. The efficient systolic adaptive FIR digital filter not only operates at the highest throughput in the word-level but also considers finite driving/update of the feedback error signal. Furthermore, based on our proposed optimized tree-level rule that takes account of minimum delay and high regularity, an efficient N-tap systolic adaptive FIR digital filter can be easily determined under the constraint of maximum driving of the feedback error signal
Keywords :
FIR filters; adaptive filters; circuit optimisation; delay filters; digital filters; least mean squares methods; systolic arrays; trees (mathematics); DLMS adaptive filter; convergence rate; delay least-mean-square; digital filter; feedback error signal; finite driving/update; finite impulse response; minimum delay; optimized tree-level rule; regularity; systolic architecture; throughput; tree-systolic processing element; Adaptive filters; Convergence; Delay; Digital filters; Error correction; Feedback; Finite impulse response filter; Hardware; Least squares approximation; Signal processing algorithms;
Journal_Title :
Circuits and Systems II: Analog and Digital Signal Processing, IEEE Transactions on