DocumentCode :
1511023
Title :
A New Recess Method for SA-STI nand Flash Memory
Author :
Wang, Zih-Song ; Lee, Ya-Jui ; Yang, Rex ; Ying-Chia Li ; Chen, Huei-Haurng ; Lin, Chrong Jung
Author_Institution :
Microelectron. Lab., Nat. Tsing Hua Univ., Hsinchu, Taiwan
Volume :
33
Issue :
6
fYear :
2012
fDate :
6/1/2012 12:00:00 AM
Firstpage :
896
Lastpage :
898
Abstract :
In this letter, we propose a new shallow trench isolation (STI) recess effect on the self-aligned STI of NAND Flash memory devices. In the current NAND Flash cell design, increasing the recess depth of STI recess yields a higher gate coupling ratio and lower floating-gate (FG) interference to achieve better immunity to process fluctuation. However, the current design is limited by significantly slower Fowler-Nordheim (FN) erase speed and degraded channel characteristics. Slow erase speed is caused by the accumulation of holes around channel edges, while the degraded channel is owing to FN cycling stress-induced interface damage. The proposed STI recess structure maintains a proper distance between the channel edge and the control gate, as well as blocks the FG interference without increasing cell-to-cell spacing.
Keywords :
NAND circuits; flash memories; logic design; FG interference; FN cycling stress-induced interface damage; FN erase speed; Fowler-Nordheim erase speed; NAND flash cell design; SA-STI NAND flash memory; STI recess effect; STI recess yield; cell-to-cell spacing; channel edge; control gate; degraded channel characteristic; floating-gate interference; gate coupling ratio; process fluctuation; self-aligned STI NAND flash memory devices; shallow trench isolation recess effect; Ash; Couplings; Degradation; Electron devices; Flash memory; Interference; Stress; Endurance; field oxide recess; floating-gate (FG) interference; nand Flash memory; subthreshold;
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/LED.2012.2192251
Filename :
6196173
Link To Document :
بازگشت