DocumentCode :
1511211
Title :
Area-Efficient VLSI Implementation for Parallel Linear-Phase FIR Digital Filters of Odd Length Based on Fast FIR Algorithm
Author :
Tsao, Yu-Chi ; Choi, Ken
Author_Institution :
Dept. of Electr. & Comput. Eng., Illinois Inst. of Technol., Chicago, IL, USA
Volume :
59
Issue :
6
fYear :
2012
fDate :
6/1/2012 12:00:00 AM
Firstpage :
371
Lastpage :
375
Abstract :
Based on fast FIR algorithms (FFAs), this brief proposes new parallel FIR filter architectures, which are beneficial to symmetric convolutions of odd length in terms of the hardware cost. The proposed parallel FIR architectures exploit the inherent nature of symmetric coefficients reducing half the number of multipliers in the subfilter section at the expense of increase in adders in preprocessing and postprocessing blocks. Exchanging multipliers with adders is advantageous because adders weigh less than multipliers in terms of silicon area, and in addition, the overhead from the increase in adders in preprocessing and postprocessing blocks stay fixed, not increasing along with the length of the FIR filter, whereas the number of reduced multipliers increases along with the length of the FIR filter. For example, for a three-parallel 81-tap filter, the proposed structure saves 26 multipliers at the expense of five adders, whereas for a three-parallel 591-tap filter, the proposed structure saves 196 multipliers at the expense of five adders still. Overall, the proposed parallel FIR structures can lead to significant hardware savings for symmetric convolution in odd length from the existing FFA parallel FIR filter, particularly when the length of the filter is large.
Keywords :
FIR filters; VLSI; adders; FFA; adders; area-efficient VLSI implementation; fast FIR algorithms; hardware cost; multipliers reduction; odd length; parallel FIR architectures; parallel linear-phase FIR digital filters; postprocessing blocks; preprocessing blocks; subfilter section; symmetric coefficients; symmetric convolution; three-parallel 591-tap filter; three-parallel 81-tap filter; Adders; Complexity theory; Convolution; Digital signal processing; Finite impulse response filter; Hardware; Very large scale integration; Digital signal processing (DSP); fast FIR algorithms (FFAs); parallel FIR; symmetric convolution; very large scale integration (VLSI);
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2012.2195062
Filename :
6196201
Link To Document :
بازگشت