DocumentCode :
1512908
Title :
Low Store Energy, Low VDDmin, 8T2R Nonvolatile Latch and SRAM With Vertical-Stacked Resistive Memory (Memristor) Devices for Low Power Mobile Applications
Author :
Chiu, Pi-Feng ; Chang, Meng-Fan ; Wu, Che-Wei ; Chuang, Ching-Hao ; Sheu, Shyh-Shyuan ; Chen, Yu-Sheng ; Tsai, Ming-Jinn
Author_Institution :
Dept. of Electr. Eng., Nat. Tsing Hua Univ., Hsinchu, Taiwan
Volume :
47
Issue :
6
fYear :
2012
fDate :
6/1/2012 12:00:00 AM
Firstpage :
1483
Lastpage :
1496
Abstract :
Many mobile SoC chips employ a “two-macro” approach including volatile and nonvolatile memory macros (i.e. SRAM and Flash), to achieve high-performance or low-voltage power-on operation with the capability of power-off nonvolatile data storage. However, the two-macro approach suffers from slow store/restore speeds due to word-by-word serial transfer of data between the volatile and nonvolatile memories. Slow store/restore speeds require long power-on/off time and leave the device vulnerable to sudden power failure . This study proposes a resistive memory (memristor) based nonvolatile SRAM (or memristor latch) cell to achieve fast bit-to-bit parallel store/restore operations, low store/restore energy consumption, and a compact cell area. This resistive nonvolatile 8T2R (Rnv8T) cell includes two fast-write memristor (RRAM) devices vertical-stacked over the 8T, and a novel 2T memristor-switch, which provides both memristor control and SRAM write-assist functions. The write assist feature enables the Rnv8T cell to use read favored transistor sizing to prevent read/write failure at lower VDDs. We also fabricated the first macro-level memristor-based (or RRAM-based) nonvolatile SRAM. This 16 Kb Rnv8T macro achieved the lowest store energy and R/W VDDmin (0.45 V) of any nonvolatile SRAM or two-macro solution.
Keywords :
SRAM chips; flash memories; low-power electronics; memristors; mobile radio; system-on-chip; 8T2R nonvolatile latch; RRAM; Rnv8T cell; SRAM; bit-to-bit parallel store-restore operations; fast-write memristor; flash memory; low VDDmin nonvolatile latch; low power mobile applications; low store energy nonvolatile latch; low store-restore energy consumption; mobile SoC chips; storage capacity 16 Kbit; two-macro approach; vertical-stacked resistive memory; voltage 0.45 V; word-by-word serial data transfer; write-assist functions; Latches; Memristors; Nonvolatile memory; Performance evaluation; Random access memory; Resistance; Switches; Low VDDmin; RRAM; memristor; memristor latch; nonvolatile SRAM; nvSRAM; vertical-stacked;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2012.2192661
Filename :
6197240
Link To Document :
بازگشت