DocumentCode :
1514714
Title :
Reduced area discrete-time down-sampling filter embedded with windowed integration samplers
Author :
Raviprakash, K. ; Saad, Rola ; Hoyos, Sebastian
Author_Institution :
Dept. of Electr. & Comput. Eng., Texas A&M Univ., College Station, TX, USA
Volume :
46
Issue :
12
fYear :
2010
Firstpage :
828
Lastpage :
830
Abstract :
A technique to implement a discrete-time (DT) sinc3 ↓2 filter for windowed integration samplers is proposed. The topology reduces the idle time of the integration capacitors at the expense of a small complexity overhead in the clock generation, thereby saving 33% of the die area compared to the currently existing topology. Circuit level simulations in 45 nm CMOS technology shows good agreement with the predicted behaviour obtained from the analysis.
Keywords :
CMOS integrated circuits; clocks; discrete time filters; network topology; CMOS technology; circuit level simulations; clock generation; discrete-time down-sampling filter; discrete-time sinc3 ↓2 filter; integration capacitors; topology; windowed integration samplers;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2010.1038
Filename :
5483950
Link To Document :
بازگشت