DocumentCode :
1515075
Title :
A two-dimensional, distributed logic architecture
Author :
Irwin, Mary Jane ; Owens, Robert Michael
Author_Institution :
Dept. of Comput. Sci., Pennsylvania State Univ., University Park, PA, USA
Volume :
40
Issue :
10
fYear :
1991
fDate :
10/1/1991 12:00:00 AM
Firstpage :
1094
Lastpage :
1101
Abstract :
The authors present a novel, very fine grain associative architecture. This architecture maintains both a high degree of flexibility and fine graininess. This is done by reducing each processor to an associative memory cell. Unlike other associative memory processors, this architecture uses a two-dimensional interconnect and a physically compact memory structure. Arithmetic operations are based on the use of a redundant number system. These features provide a high level of performance. This is particularly true for certain two-dimensional problems which can be solved very efficiently on the proposed architecture
Keywords :
content-addressable storage; memory architecture; arithmetic operations; associative memory cell; distributed logic architecture; fine grain associative architecture; physically compact memory structure; redundant number system; two-dimensional interconnect; Arithmetic; Associative memory; Computer architecture; Computer science; Fast Fourier transforms; Logic arrays; Memory architecture; Parallel processing;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/12.93742
Filename :
93742
Link To Document :
بازگشت