DocumentCode :
1515317
Title :
A RAM architecture for concurrent access and on chip testing
Author :
Liu, Jyh-Cham ; Shin, Kang G.
Author_Institution :
Dept. of Comput. Sci., Texas A&M Univ., College Station, TX, USA
Volume :
40
Issue :
10
fYear :
1991
fDate :
10/1/1991 12:00:00 AM
Firstpage :
1153
Lastpage :
1159
Abstract :
A novel RAM architecture supporting concurrent memory access and on chip testing (CMAT) is proposed. A large-capacity memory chip is decomposed into test neighborhoods (TNDs), each of which is tested independently. When there are data stored in a TND, the data are saved into a buffer before testing the TND, and the TND´s contents are restored using buffered data after testing the TND. If an external request is not made to the TND, the request can be directed to the addressed memory cells. Otherwise, the buffered data can be loaded back into the TND, or the request is detoured to a corresponding buffer. By deriving an analytical model, the performance penalty and hardware overhead of the CMAT architecture are shown to be very small
Keywords :
integrated circuit testing; integrated memory circuits; memory architecture; random-access storage; CMAT; RAM architecture; addressed memory cells; buffer; concurrent memory access; external request; hardware overhead; memory chip; on chip testing; performance penalty; test neighborhoods; Buffer storage; Computer architecture; Computer errors; Concurrent computing; Distributed computing; Parallel algorithms; Parallel processing; Read-write memory; Sorting; Vehicle crash testing;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/12.93748
Filename :
93748
Link To Document :
بازگشت